## Integration of fluorographene trapping medium in MoS2-based nonvolatile memory device Kai Ping Chang, Haneen Abushammala, Mamina Sahoo, Alexandre Jaffre, David Alamarguy, Yu Jiang, Mohamed Boutchich, Chao-Sung Lai #### ▶ To cite this version: Kai Ping Chang, Haneen Abushammala, Mamina Sahoo, Alexandre Jaffre, David Alamarguy, et al.. Integration of fluorographene trapping medium in MoS2-based nonvolatile memory device. Journal of Applied Physics, 2020, 127 (24), pp.245106. 10.1063/1.5126793. hal-04463031 ### HAL Id: hal-04463031 https://centralesupelec.hal.science/hal-04463031 Submitted on 5 Apr 2024 **HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés. # Integration of fluorographene trapping medium in MoS<sub>2</sub>-based nonvolatile memory device Cite as: J. Appl. Phys. **127**, 245106 (2020); doi: 10.1063/1.5126793 Submitted: 18 September 2019 · Accepted: 7 June 2020 · Published Online: 23 June 2020 Kai Ping Chang, <sup>1</sup> D Haneen Abushammala, <sup>2</sup> D Mamina Sahoo, <sup>1</sup> Alexandre Jaffre, <sup>3,4</sup> David Alamarguy, <sup>3,4</sup> Yu Jiang, <sup>5</sup> D Mohamed Boutchich, <sup>3,4,5,a)</sup> D and Chao-Sung Lai <sup>1,6,7,a)</sup> D #### **AFFILIATIONS** - Department of Electronic Engineering, Chang Gung University, Guishan Dist., Taoyuan 33302, Taiwan - <sup>2</sup>IMPMC, Sorbonne Université, CNRS, MNHN, 4, place Jussieu, 75005 Paris, France - <sup>3</sup>Université Paris-Saclay, CentraleSupélec, CNRS, Laboratoire de Génie Electrique et Electronique de Paris, 91192 Gif-sur-Yvette, France - <sup>4</sup>Sorbonne Université, CNRS, Laboratoire de Génie Electrique et Electronique de Paris, 75252 Paris, France - <sup>5</sup>CINTRA UMI CNRS/NTU/THALES 3288, Research Techno Plaza, 50 Nanyang Drive, Border X Block, Level 6, Singapore 637553 - <sup>6</sup>Department of Nephrology, Chang Gung Memorial Hospital, Linkou, Taoyuan 33305, Taiwan - $^{7}$ Department of Materials Engineering, Ming Chi University of Technology, New Taipei City 24301, Taiwan #### **ABSTRACT** Graphene and 2D analogs such as transition metal dichalcogenides (TMDCs) have been widely investigated for their tuneable electronic properties. There is a large spectrum of applications of such 2D analogs; for example, non-volatile memory, which is a key building block for future low-power consumer electronics. In this work, we have investigated a vertical heterostructure composed of a chemical vapour-deposited molybdenum disulphide transistor channel coupled with silicon tunnel oxide (SiO<sub>2</sub>) and hafnium oxide as a blocking barrier, with fluorographene (FGr) being used as the charge trapping medium. Owing to the larger trap density of FGr, the memory window is three times larger, and the data retention measurements at room temperature yield a 50% charge loss extrapolated to 10 years. The low barrier at the FGr/SiO<sub>2</sub> interface induces a steeper charge loss for holes. Nevertheless, the stack can sustain at least to 550 cycles without showing any sign of degradation. Although bandgap engineering is required to improve the data retention, particularly for the holes, the combination studied here is an encouraging route for 2D-based non-volatile memories. Published under license by AIP Publishing. https://doi.org/10.1063/1.5126793 #### I. INTRODUCTION As the electronics industry has shifted from scaling to material-driven integration, devices have suffered from a wide range of instabilities, such as current leakage, power dissipation, and yield /reliability issues. Memory has also not been spared, and the flash memory concept has been challenged despite various concepts being under investigation. Data storage devices are a cornerstone of current and future digital technologies; both academic and industrial researchers are working on a wide range of emerging concepts, but none has so far outperformed the data retention and endurance performance of flash memories, particularly NAND flash memory, where the requirement for high-density traditional planar NAND is hindered by tunnel barrier reliability, cell-to-cell interference, and manufacturing cost.<sup>3</sup> 3D NAND flash is replacing the planar configuration below the 15 nm node, an architecture that not only reduces the scaling issues but also enhances the operation speed and reduces power consumption.<sup>4</sup> Triple-level cells (TLCs) are in production and are used in solid-state drives (SSDs) in place of single-level cells (SLCs) to minimize cost and increase the number of dies per wafer.<sup>5</sup> However, to fabricate 3D TLC NAND flash memory, the technology must minimize interference between neighboring cells, implying an increase in memory cell size.<sup>6,7</sup> Proof of concepts of atomically thin two-dimensional (2D) memories such as graphene and transition metal dichalcogenides (TMDCs) has already been demonstrated.<sup>8,9</sup> Although there remain a) Authors to whom correspondence should be addressed: mohamed.boutchich@sorbonne-universite.fr and cslai@mail.cgu. questions regarding the reliability of the materials, researchers have judiciously exploited TMDC's unique electronic, mechanical, and optical properties. <sup>10–12</sup> The ultrathin nature of the structure reduces the sidewall capacitance seen by the neighboring cell and, therefore, limits the crosstalk interference. Moreover, a better capacitive coupling through the stack could reduce the P/E voltage and improve the P/E operation speed. These materials can be integrated in a traditional planar architecture as well as in 3D, although technologically, this would be more challenging. <sup>13</sup> Despite its lack of bandgap, graphene has been implemented as a transistor channel in a nanoribbon configuration, passivation layer, or even an electron storage medium for memories. However, the low program/erase current ratio 17 hampers its integration in nonvolatile memory devices. In contrast to graphene, molybdenum disulphide (MoS<sub>2</sub>), a TMDC, possesses a direct bandgap (1.8 eV) for monolayer and an indirect bandgap (~1.3 eV) for bulk materials<sup>18</sup> with high optical sensitivity and mechanical flexibility of up to 11% strain.<sup>19</sup> These properties have opened alternative routes for transistor channel and memory devices with mobilities as high as $\sim 200 \text{ cm}^2/\text{V} \text{ s}$ and an on/off (> $\sim 10^4$ ) for exfoliated MoS<sub>2</sub>-based field-effect transistors (FETs)<sup>20</sup> having been observed. Moreover, there are several reports on ferroelectric memory or charge-trapping memory devices based on MoS<sub>2</sub>. However, most of the research has relied on an exfoliated material that does not completely translate the impact of processing onto the electronic properties of the end device. Interestingly, TMDC-based devices often exhibit hysteresis during DC sweep inherent to traps located or induced at the interfaces between a substrate and a channel and/or channel and tunnel dielectric.<sup>22</sup> This side effect, which is detrimental to most electronic devices, has been exploited for memory<sup>24</sup> by judiciously coupling a TMDC channel transistor with high-κ dielectric such as hafnium oxide (HfO<sub>2</sub>) and HfAlO acting as the trapping medium (TM) for charges. These TMs were thought to enhance the data retention and program/erase speed of flash memory devices due to their relatively low leakage, reduced coupling crosstalk, and good scalability in addition to their larger conduction band offset relative to SiO<sub>2</sub>.<sup>2</sup> However, their low charge trapping efficiency and poor data retention has hindered their development in robust charge-trapping memory devices. One study utilized graphene oxide (GO) as the TM,<sup>26</sup> but its lower thermal stability during device fabrication yielded poor performance. Fluorinated graphene (FGr) is one of the most stable graphene derivatives and could be a good candidate as a TM for memory devices. The conductivity of FGr is modulated by tuning the carbon-to-fluorine ratio (C/F), while maintaining good chemical and thermal stability.<sup>28</sup> Furthermore, the high electronegativity of FGr acts as an excellent passivation to a substrate and enables decoupling of the carrier transport at the interfaces.<sup>29</sup> Whereas most of the studies have been focused on fluorine-doped metal oxide for TM, <sup>30,31</sup> there have been a few reports showing the potential of FGr as a TM for charge storage applications.<sup>32</sup> FGr as a trapping medium offers several advantages over mainstream TM materials. The higher work function of FGr ~5.1 eV<sup>33</sup> permits to trap charges more deeply, improving data retention by reducing thermo-ionic emission over the tunnel barrier. This property can be tailored either by functionalization or by increasing the number of layers,<sup>34</sup> which will in addition, increase the density of states available for trapping. With respect to processing, multilayer graphene can be directly produced by CVD<sup>35</sup> and completely fluorinated by CF<sub>4</sub> plasma,<sup>36</sup> which is easy to process and compatible with semiconductor manufacturing processes. Finally, the ultrathin nature of the FGr translates into a better capacitive coupling and reduction in P/E voltages. Moreover, it could also reduce the sidewall capacitance, limiting the crosstalk to neighboring cells. In this work, we synthesized MoS<sub>2</sub> on a SiO<sub>2</sub> substrate by CVD inside a quartz tube furnace using MoO<sub>3</sub> (molybdenum trioxide) and sulfur (S) powder. The growth conditions were optimized to form a continuous monolayer film of MoS<sub>2</sub> on the SiO<sub>2</sub> substrate, and the crystalline structure was characterized by Raman, photoluminescence (PL), and x-ray photoelectron (XPS) spectroscopies. We also studied the charge storage capabilities of MoS<sub>2</sub>/SiO<sub>2</sub>/FGr/HfO<sub>2</sub> heterostructures, including data retention and endurance. We show, despite charge loss mechanisms, that the devices with FGr exhibit a large symmetrical memory window within typical programming (P) and erase (E) voltages of flash memories, demonstrating the added value of such heterostructures. #### II. EXPERIMENTAL SECTION The $MoS_2/SiO_2/FGr/HfO_2$ devices, with FGr as the charge storage medium, were fabricated on 4-in. $p^+$ -type (100) silicon wafers. #### A. Materials growth and characterization First, Si was cleaned using the standard Radio Corporation of America (RCA) cleaning procedures. Then, 300 nm silicon oxide (SiO<sub>2</sub>) was grown by thermal oxidation to ensure a uniform thickness, which is critical for the P/E speed of the device. Subsequently, a monolayer (1 ML) of MoS2 was grown over SiO2 by CVD in a quartz tube furnace [Fig. 1(a)]. High-purity MoO<sub>3</sub> and S powder precursors were placed in two separate crucibles along the tube. The substrate of SiO<sub>2</sub>/Si was faced up and placed closer to the MoO<sub>3</sub> crucible and then heated to 630 °C. The solid sulfur was placed at the upstream end until its temperature reached 210 °C. The entire process was conducted under Ar flow as the carrier gas to bring the sulfur vapor into the furnace for 30 min. This method allowed the growth of 1 ML MoS<sub>2</sub> films onto the 300 nm SiO<sub>2</sub>. The film was characterized by both Raman and PL spectroscopy. The mappings, Fig. S1, were acquired over the same $20 \times 20 \,\mu\text{m}^2$ monolayer MoS<sub>2</sub> sample by using an Alpha300 Witec system with a 532 nm laser, an integration time of 3 s and grating of 1800 g/mm area for both the Raman and PL ( $E_{2g}^{1}$ and $A_{1g}$ modes) at 300 K and 84 K [Figs. 1(b) and 1(c)]. Figure 1(b) represents the Raman spectra for several random locations on the CVD MoS<sub>2</sub> sample. Spectra in black are the measurements at room temperature, whereas the ones in orange are for 84 K. It is clear that the spectra have a similar Raman separation of 18.5 cm $^{-1}$ at room temperature and 19.7 cm $^{-1}$ at 84 K. These separations indicate the presence of a monolayer over the sample. Moreover, by decreasing the temperature to 84 K, both $E_{2g}^1$ and $A_{1g}$ follow a blue shift. Here, the frequency shift differs for the two modes; the $A_{1g}$ mode exhibits a larger shift (2.5 cm $^{-1}$ ) than the $E_{2g}^1$ mode (1.2 cm $^{-1}$ ) inherent to strain. $^{38}$ FIG. 1. (a) Schematic diagram of the MoS<sub>2</sub> furnace with MoO<sub>3</sub> and S precursor. (b) Raman spectra at 84 K (red) and 300 K (black) for the monolayer MoS<sub>2</sub> sample; (c) PL spectra at 84 K (red) and 300 K (black) indicating PL of a monolayer sample with a bandgap of 1.88 eV. To verify the homogeneity of our large-scale monolayer, PL measurements were carried out over the same area. Figure 1(c) displays a typical PL spectrum extracted from the mapping (the mappings are provided in Figure S1 in the supplementary material). A homogeneous energy gap is observed at 84 K at the energy of 1.89 eV (peak A); at 300 K, the energy gap is 1.84 eV. The values of the position and the FWHM of the peaks A and B at 300 and 84 K are listed in the supplementary material Table S1. A characteristic spin-orbit splitting of 0.11 eV is also calculated at 300 K; this energy increases to 0.13 eV at 84 K, as listed in Table S2. Following Raman and PL experiments, we carried out x-ray photoelectron spectroscopy (XPS) to determine the stoichiometry of MoS<sub>2</sub> as well as the degree of oxidation. Figure 2 displays the high-resolution spectra of Mo and S elements deconvoluted. Figure 2(a) represents the deconvoluted Mo 3d spectrum. We observed the +4 oxidation state where the two peaks at 229.7 eV and 232.8 eV are assigned to $3d_{5/2}$ and $3d_{3/2}$ binding energies, respectively. Similarly, the +6 oxidation state comprises the 233 eV and 236.1 eV assigned to the $3d_{5/2}$ and $3d_{3/2}$ , respectively. The $Mo^{5+}$ state is also visible with a smaller contribution at energies of 232 eV and 235.1 eV. Regarding the S element, a -2 oxidation was observed, as shown in Fig. 2(b). These chemical states confirm the presence of $MoS_2$ . The various energies observed are in good agreement with the previous values reported for $MoS_2$ . **FIG. 2.** High-resolution XPS spectra of (a) Mo 3d and (b) S 2p orbitals of a monolayer $\text{MoS}_2$ film. The higher oxidation states of Mo show that 21% of the Mo element was bound to the O element and as a result, 21% of the film was oxidized. The resulting stoichiometry was closer to $MoS_{1.8}$ . Table S3 summarizes the binding energies of the three oxidation states of Mo and S components as well as the composition.<sup>41</sup> To fabricate the FGr trapping medium, we first grew a CVD monolayer of graphene on a copper substrate. The copper was rolled and loaded into a 1-in. furnace. After the temperature was increased to 1000 °C, the methane and hydrogen (CH<sub>4</sub>/ $H_2 = 20 \text{ sccm}/20 \text{ sccm}$ ) were introduced for 20 min. After the furnace cooled to room temperature, the graphene sample on Cu was loaded into the PECVD chamber and subjected to CF4 plasma for 40 min at 200 °C, transforming the pristine graphene into FGr. Finally, the FGr was transferred onto the tunnel oxide previously deposited onto the MoS2 channel. Raman spectra were acquired to determine the quality of pristine graphene (PG) and FGr, as shown in Fig. S2. The PG showed two main peaks G (~1590 cm<sup>-1</sup>) and 2D peaks (~2700 cm<sup>-1</sup>) that indicated the in-plane vibrational mode and two phonon mode, with a negligible D band indicating the high crystalline phase with low defects. Moreover, the I<sub>2D</sub>/I<sub>G</sub> ratio was 2.3, indicating the presence of monolayer graphene. After the CF<sub>4</sub> plasma treatment with increasing exposure time, the D peak suddenly intensified, whereas the 2D peak intensity gradually decreased. This observation indicated the introduction of lattice disorder due to CF<sub>4</sub> plasma treatment. Moreover, the G peaks become broader, and a new D' at ~1623 cm<sup>-1</sup> peaks originated from the intravalley resonance. As the exposure time increased up to 40 min, all the peaks disappeared, indicating that the FGr was highly insulated.41 #### B. Fabrication of nonvolatile memory (NVM) device After patterning the $MoS_2$ channel via optical lithography and reactive ion etching (RIE), 50-nm Ni source/drain contacts were deposited by a thermal evaporation and lift-off process. 5 nm $SiO_2$ tunnel oxide was deposited onto the $MoS_2$ channel by plasma-enhanced chemical vapor deposition (PECVD) at 300 °C. FGr grown by CVD was then transferred onto the tunneling oxide followed by a 50-nm-thick $HfO_2$ film deposited by atomic layer deposition (ALD) at 250 °C acting as the blocking oxide (BO). Finally, a 50-nm-thick Ni gate was patterned by photolithography and lift-off processes. The schematic structure and optical image of the $MoS_2$ memory device are shown in Figs. 3(a) and 3(b). The electrical measurements, I–V curves, and P/E characteristics were determined using a Keithley 4200A-SCS semiconductor parameter analyzer. #### **III. RESULTS AND DISCUSSION** Figure 3(c) shows the transfer characteristics of the MoS<sub>2</sub> NVM device with V<sub>DS</sub> ranging from 0 V to 1 V. The linear I–V characteristics in Figure S3 under a drain bias ranging from -1 V to 1 V shows ohmic contacts between Ni and MoS<sub>2</sub>. At V<sub>DS</sub> = 0 V, the current is approximately 50 pA for all ranges of V<sub>G</sub>, indicating that I<sub>DS</sub> is effectively the drain current and not due to gate leakage current. The I<sub>DS</sub>–V<sub>GS</sub>, Fig. 3(c), shows n-type transistor characteristics with an on/off ratio of $\sim 10^4$ . The carrier mobility was determined using $$\mu = (L/WC_{OX}V_{DS})(dI/dV), \tag{1}$$ **FIG. 3.** (a) Three-dimensional schematic structure of $MoS_2$ -FGr NVM. (b) Optical top-view image of $MoS_2$ -FGr NVM. (c) $I_{DS}$ -V $I_{QS}$ characteristics of the $MoS_2$ device with the FGr trapping medium; the drain current is observed at different $V_{DS}$ from 0 V to 1 V. (d) $I_{DS}$ -V $I_{DS}$ characteristics of the $MoS_2$ device under an extended drain bias from 0 V to 10 V. where L is the channel length, and W is the channel width, $V_{\rm DS=}=1~\rm V,~C_{\rm OX}=270~\rm nF~cm^{-2}$ and dI/dV is the slope of the linear regions of the $I_{\rm DS}-V_{\rm GS}$ characteristics. The threshold voltage (V<sub>th</sub>) measured is $-1.8~\rm V$ and the field-effect electron mobility ( $\mu_e$ ) in the linear region at $V_{\rm DS}=1~\rm V$ is $0.1~\rm cm^2~\rm V^{-1}~s^{-1}$ . Figure 3(d) illustrates the output characteristics of the MoS<sub>2</sub> device with FGr for V<sub>GS</sub> from -6 V to 1 V. The device exhibits a maximum drain current of 50 nA at $V_{GS} = 1 \text{ V}$ and $V_{DS} = 10 \text{ V}$ . The partial oxidation of the MoS2 channel may explain the limited mobility and current output. These properties could be improved by tuning the growth parameters and taking special care in handling the MoS2 during processing. Note that the low mobility does not prevent the memory operation since in this configuration, the electron transfer in vertical from the channel to the TM. The I<sub>DS</sub>-V<sub>GS</sub> and I<sub>DS</sub>-V<sub>GS</sub> characteristics of the MoS<sub>2</sub> FET without FGr are shown in Fig. S4. This device exhibits a similar on/off ratio as compared to MoS2 FET with FGr. Therefore, the gate control is not affected by FGr in the memory device owing to the ultrathin thickness of FGr. Figure 4 shows the I<sub>DS</sub>-V<sub>GS</sub> hysteresis of the MoS<sub>2</sub> devices with and without the FGr storage layer. The trapping effect is determined by a circulatory gate voltage sweep under a fixed source and/or drain voltage ( $V_{DS} = 0.1 \text{ V}$ ). We observed a noticeable I<sub>DS</sub>-V<sub>GS</sub> hysteresis for both devices; however, the device with FGr exhibits a threefold (25 V) memory window compared to the FGr-less devices (9 V) for the same sweep voltages. A large memory window is an advantage to delay the data retention loss. The shallow traps at the substrate/MoS2 interface or the MoS<sub>2</sub>/SiO<sub>2</sub> as well as the water and/or oxygen absorbed on the $MoS_2^{\ 43}$ are often responsible for $V_{th}$ hysteresis in 2D FET devices.<sup>23</sup> Such an effect, Fig. 4(a), has been exploited for memory devices. 44,45 this memory window typically disappear within minutes as the shallow traps are not located deep enough to withstand thermo-ionic emission. We have shown in a previous study that it is possible to improve the channel performance using a $C_1F_1$ FGr layer as a passivation, substantially increasing the mobility and current. 42 Such an interface screens the Coulomb charge effect and improves the mobility as well as the current output. The mechanism is different when FGr is implemented as the trapping medium [Fig. 4(b)]. Here, when V<sub>G</sub> is swept from the negative to positive voltages (-20 V to 30 V), electrons tunnel through the SiO<sub>2</sub> barrier into the FGr where they are trapped.<sup>8</sup> These electrons screen part of the gate electric field yielding to saturation, which sets the programming state and leads to a positive shift of the V<sub>th</sub>. On the other hand, the shift is negative when V<sub>G</sub> is swept from positive to negative values. Here, electrons are removed (holes injected) from the FGr to the $MoS_2$ channel down to a $V_G$ equal to -20 V, setting the erase state. Having demonstrated the trapping efficiency of the FGr layer, we measured the P/E characteristics of the MoS<sub>2</sub>-FGr device with pulse widths of 1 µs up to 1 s and voltages of $\pm 12$ , $\pm 14$ and $\pm 16$ V applied on the top gate, Fig. 5(a). Operating the device under a pulse of $\pm 16 \text{ V}$ for up to 1 s yielded a maximum memory window of 4.7 V. Note that the erase saturation of the NVM is faster than the program saturation due to the tunnel oxide CB and VB band offsets with respect to FGr. The energy diagram of the MoS2 device with FGr in a flatband state is illustrated in Fig. S5. The electron affinity ( $\chi$ ) and bandgap (E<sub>g</sub>) are, respectively, 3.4 eV and 2 eV for monolayer MoS<sub>2</sub>, 46 2.4 eV and 5.7 eV for HfO<sub>2</sub>, 41 5.1 eV and 3 eV for FGr, 33,47 0.9 eV and 8.9 eV for SiO<sub>2</sub>. The work function ( $\phi_{\rm m}$ ) of the nickel gate is 5.1 eV.<sup>48</sup> Using Ni/MoS<sub>2</sub>/HfO<sub>2</sub>/Ni and Ni/MoS<sub>2</sub>/SiO<sub>2</sub>/Ni test structures, we have determined comparable barrier height for the MoS<sub>2</sub>/SiO<sub>2</sub> interface, Fig. S6. Because the electron barrier is high, larger voltages are required to tunnel electrons through. We have carried out simulations for different energy barrier heights (Figs. S7 and S8) demonstrating that direct and Fowler-Nordheim tunneling are the dominant charge transfer mechanisms. Similarly, due to the hole barrier being smaller, the erase saturation is reached more rapidly. An alternative tunnel oxide could be utilized to improve the P/E mechanism. Note that the memory window and P/E voltages achieved are comparable to flash memory and charge trapping To determine the room temperature data retention of the NVM device, Fig. 5(b), we applied a + 16 V/1 s pulse on the gate inducing a $V_{th}$ shift of 3.3 V. We then acquired an $I_{ds}-V_{gs}$ characteristic at $V_{DS}\!=\!0.1$ V by sweeping the gate voltage from -8 V to 4 V. $V_{th}$ is determined by fitting the plot. This fitting operation is reproduced for different time intervals. The $I_{ds}-V_{gs}$ characteristic exhibits a time-dependent decay (Fig. S9). The measurements were continuously acquired at regular time intervals until $10^4\,\mathrm{s}$ . The extrapolation to 10 years shows a 50% charge loss, which is essentially due to the poor retention of the holes, primarily associated with the small barrier seen by the holes at the blocking oxide (HfO<sub>2</sub>) interface, Fig. S9. Here, we erased the memory close to the erase saturation observed in the P/E curves of Fig. 5(a). Our devices exhibit a neutral $V_{th}$ of -2.3 V close to this erase saturation level; it is therefore unlikely that the leakage current observed is subsequent FIG. 4. I<sub>DS</sub>–V<sub>GS</sub> hysteresis characteristics of (a) MoS<sub>2</sub> device without FGr and (b) MoS<sub>2</sub> device with FGr. The devices with FGr present a memory window nearly three times larger than devices without FGr. **FIG. 5.** Programming and erase curves, endurance, and data retention of the memory device. (a) Vth shift with different P/E pulse widths and voltage. The memory window reaches 4.7 V for at ± 16 V for 1 s. (b) Room temperature data retention characteristics. Measurements have been performed for a minimum of $10^4$ s. (c) Endurance characteristics for device cycled up to 550 cycles. (d) P/E currents up to $10^4$ s with 0 V reading voltage. to an over erase of the memory device. We believe that the limited barrier at the HfO<sub>2</sub>/FGr interface cannot efficiently block the holes, and the thermo-ionic process even at room temperature causes a large leakage current that translates into a steep loss in the erase $V_{th}$ starting at $10^3$ s. An alternative blocking oxide such as hexagonal boron nitride (h-BN) is under investigation. 50 Comparing with HfO2, h-BN is an isomorph of graphene and a dielectric with a wide bandgap (5.9 eV) and lower electron affinity (2.0 eV). Figure 5(c) shows the endurance characteristics of the MoS<sub>2</sub>-FGr devices acquired upon cycling. The acquisition was carried out with pulses of ±16 V for 1 s and 0.1 s applied to the gate while the drain current was at $V_{ds} = 0.1 \text{ V}$ and the source was grounded. No obvious degradation was observed up to 550 cycles, indicating the good quality of the stack. Finally, to verify whether the memory was non-volatile, the current changes over 10<sup>4</sup> s while maintaining a constant read voltage are shown in Fig. 5(d). The P/E currents of MoS2-FGr devices are stable and exhibit a factor 10 difference that clearly discriminates the P and E states. #### IV. CONCLUSIONS In this work, we developed the growth of a uniform monolayer CVD $MoS_2$ on a $SiO_2$ substrate. The material was integrated as a channel for nonvolatile memory devices using fluorographene as the charge storage medium and $HfO_2$ as a blocking oxide. The on/off ratio was observed to reach $10^4$ with particularly low leakage current. The memory window achieved with FGr was three times larger (~25 V) than without for pulses lower than $\pm 16$ V, demonstrating the added value of FGr as a charge storage medium. The programming efficiency is limited because the $V_T/V_G$ ratio is low, but the devices still exhibited a 4.7 V window at ±16 V for 1 s with an endurance of at least to 550 cycles. The extrapolation to 10 years shows a 50% charge loss for the room temperature data originating from the small barrier to holes at the FGr/HfO<sub>2</sub> interface. These results suggest that the FGr-based MoS<sub>2</sub> heterostructure could be optimized by adequate bandgap engineering for nonvolatile memory applications. #### SUPPLEMENTARY MATERIAL See the supplementary material for Raman spectra of graphene and fluorographene with various CF<sub>4</sub> plasma exposure times (10, 20, 30, and 40 min). The Raman and PL mapping of MoS<sub>2</sub> at 84 K and 300 K, along with the tables of $\rm E_{2g}^1$ and $\rm A_{1g}$ modes' positions and shifts with temperature, are also provided. The binding energies of chemical orbitals and the FWHM of the XPS peaks for both Mo and S elements are also presented, as well as the FN tunneling calculations. The time-dependent $\rm I_{ds}{-}V_{gs}$ characteristics are also presented to determine the $\rm V_{th}$ shift for data retention. #### **ACKNOWLEDGMENTS** The authors would like to acknowledge the Centre National de la Recherche Scientifique (CNRS) and Ministry of Science and Technology (MOST), Taiwan (No. MOST 108-2218-E-182-002) and Chang Gung Memorial Hospital, Linkou, Taiwan (Nos. CORPD2J0071 and CMRPD2K0051) for their support through the joint research program PRC No. 1630. In addition, we acknowledge the French National Research Agency (ANR) as part of the "Investissements d'Avenir" programme (Labex NanoSaclay, Reference No. ANR-10-LABX-0035). #### **DATA AVAILABILITY** The data that support the findings of this study are available from the corresponding author upon reasonable request. #### **REFERENCES** - <sup>1</sup>C. Zhao, C. Z. Zhao, S. Taylor, and P. R. Chalker, "Review on non-volatile memory with high-k dielectrics: Flash for generation beyond 32 nm," Materials 7, 5117–5145 (2014). - <sup>2</sup>Jingli, "Nonvolatile memory outlook: Technology driven or application driven," in 2018 China Semiconductor Technology International Conference (CSTIC) (IEEE, 2018), pp. 1–2. - <sup>3</sup>Y. G. Lee, H. S. Jung, and T. W. Kim, "Enhancement of the electrical characteristics for 3D NAND flash memory devices due to a modified cell structure in the gate region," J. Nanosci. Nanotechnol. 19, 6148–6151 (2019). - <sup>4</sup>A. S. Spinelli, C. M. Compagnoni, and A. L. Lacaita, "Reliability of NAND flash memories: Planar cells and emerging issues in 3D devices," Computers **6**, 16 (2017). - <sup>5</sup>T. Tokutomi, M. Doi, S. Hachiya, A. Kobayashi, S. Tanakamaru, and K. Takeuchi, "7.7 Enterprise-grade 6x fast read and 5x highly reliable SSD with TLC NAND-flash memory for big-data storage," in 2015 IEEE International Solid-State Circuits Conference—(ISSCC) Digest of Technical Papers (IEEE, 2015), pp. 1–3). - <sup>6</sup>P. Du, H. Lue, Y. Shih, K. Hsieh, and C. Lu, "Overview of 3D NAND Flash and progress of split-page 3D vertical gate (3DVG) NAND architecture," in 2014 12th IEEE International Conference on Solid-State and Integrated Circuit Technology (ICSICT) (IEEE, 2014), pp. 1–4. - <sup>7</sup>K. Wang, G. Du, Z. Lun, W. Chen, and X. Liu, "Modeling of program Vth distribution for 3-D TLC NAND flash memory," Sci. China. Inf. Sci. **62**, 42401 (2019). - <sup>8</sup>J. C. Wang, K. P. Chang, C. T. Lin, C. Y. Su, F. Gunes, M. Boutchich, C. H. Chen, C. H. Cheng, C. S. Chen, L. J. Li, and C. S. Lai, "Integration of ammonia-plasma-functionalized graphene nanodiscs as charge trapping centers for nonvolatile memory applications," Carbon 113, 318–324 (2017). - <sup>9</sup>S. Bertolazzi, P. Bondavalli, S. Roche, T. San, S.-Y. Choi, L. Colombo *et al.*, "Nonvolatile memories based on graphene and related 2D materials," Adv. Mater. **31**(10), 1806663 (2019). - <sup>10</sup>K. S. Novoselov, A. K. Geim, S. V. Morozov, D. Jiang, Y. Zhang, S. V. Dubonos, I. V. Grigorieva, and A. A. Firsov, "Electric field effect in atomically thin carbon films," Science 306, 666–669 (2004). - 11 Q. H. Wang, K. Kalantar-Zadeh, A. Kis, J. N. Coleman, and M. S. Strano, "Electronics and optoelectronics of two-dimensional transition metal dichalcogenides," Nat. Nanotechnol. 7, 699–712 (2012). - 12X. Huang, Z. Yin, S. Wu, X. Qi, Q. He, Q. Zhang, Q. Yan, F. Boey, and H. Zhang, "Graphene-based materials: Synthesis, characterization, properties, and applications," Small 7, 1876–1902 (2011). - <sup>13</sup>W. Cao, J. Kang, S. Bertolazzi, A. Kis, and K. Banerjee, "Can 2D-nanocrystals extend the lifetime of floating-gate transistor based nonvolatile memory?," IEEE Electron Device Lett. **61**, 3456–3464 (2014). - <sup>14</sup>A. J. Hong, E. B. Song, H. S. Yu, M. J. Allen, J. Kim, J. D. Fowler, J. K. Wassei, Y. Park, Y. Wang, J. Zou, R. B. Kaner, B. H. Weiller, and K. L. Wang, "Graphene flash memory," ACS Nano 5, 7812–7817 (2011). - 15S. Bertolazzi, D. Krasnozhon, and A. Kis, "Nonvolatile memory cells based on MoS<sub>2</sub>/graphene heterostructures," ACS Nano 7, 3246–3252 (2013). - <sup>16</sup>S. M. Kim, E. B. Song, S. Lee, J. F. Zhu, D. H. Seo, M. Mecklenburg, S. Seo, and K. L. Wang, "Transparent and flexible graphene charge-trap memory," ACS Nano 6, 7879–7884 (2012). - 17K. Kim, J. Y. Choi, T. Kim, S. H. Cho, and H. J. Chung, "A role for graphene in silicon-based semiconductor devices," Nature 479, 338–344 (2011). 18K. F. Mak, C. Lee, J. Hone, J. Shan, and T. F. Heinz, "Atomically thin MoS<sub>2</sub>: A - new direct-gap semiconductor," Phys. Rev. Lett. **105**, 136805 (2010). - <sup>19</sup>Z. Yin, H. Li, H. Li, L. Jiang, Y. Shi, Y. Sun, G. Lu, Q. Zhang, X. Chen, and H. Zhang, "Single-layer MoS<sub>2</sub> phototransistors," ACS Nano 6, 74 (2012). - 20 B. Radisavljevic, A. Radenovic, J. Brivio, V. Giacometti, and A. Kis, "Single-layer MoS<sub>2</sub> transistors," Nat. Nanotechnol. 6, 147–150 (2011). - <sup>21</sup>H. S. Lee, S. W. Min, M. K. Park, Y. T. Lee, P. J. Jeon, J. H. Kim, S. Ryu, and S. Im, "MoS<sub>2</sub> nanosheets for top-gate nonvolatile memory transistor channel," Small 8, 3111–3115 (2012). - <sup>22</sup>M. S. Choi, G. H. Lee, Y. J. Yu, D. Y. Lee, S. H. Lee, P. Kim, J. Hone, and W. J. Yoo, "Controlled charge trapping by molybdenum disulphide and graphene in ultrathin heterostructured memory devices," Nat. Commun. 4, 1624 (2013). - <sup>23</sup>I. M. Datye, A. J. Gabourie, C. D. English, K. K. H. Smithe, C. J. McClellan, N. C. Wang, and E. Pop, "Reduction of hysteresis in MoS<sub>2</sub> transistors using pulsed voltage measurements," 2D Mater. 6, 011004 (2019). - pulsed voltage measurements," 2D Mater. 6, 011004 (2019). 24L.-F. He, H. Zhu, J. Xu, H. Liu, X.-R. Nie, L. Chen, Q. Q. Sun, Y. Xia, and D. W. Zang, "Light-erasable embedded charge-trapping memory based on MoS<sub>2</sub> for system-on-panel applications," Appl. Phys. Lett. 111, 223104 (2017). - 25 J. Robertson, "High dielectric constant gate oxides for metal oxide Si transistors," Rep. Prog. Phys. 69, 327–396 (2006). - 26 K. J. Sarkar and B. P. Banerji, "Graphene oxide as a dielectric and charge trap element in pentacene-based organic thin-film transistors for nonvolatile memory," ACS Omega 4, 4312–4319 (2019). - <sup>27</sup>S. Eigler, S. Grimm, and A. Hirsch, "Investigation of the thermal stability of the carbon framework of graphene oxide," Chem. A Eur. J. **20**, 984–989 (2014). - <sup>28</sup>W. Feng, P. Long, Y. Feng, and Y. Li, "Two-dimensional fluorinated graphene: Synthesis, structures, properties and applications," Adv. Sci. 3, 1500413 (2016). - <sup>29</sup>J. C. Wang, C. T. Lin, C. S. Lai, and J. L. Hsu, "Nanostructure band engineering of gadolinium oxide nano-crystal memory by CF<sub>4</sub> plasma treatment," Appl. Phys. Lett. **97**, 023513 (2010). - $^{30}$ X. D. Huang, J. K. O. Sin, and P. T. Lai, "Fluorinated SrTiO<sub>3</sub> as charge-trapping layer for nonvolatile memory applications," IEEE Electron Device Lett. 58, 4235–4240 (2011). - $^{31}$ X. D. Huang, R. P. Shi, and P. T. La, "Charge-trapping characteristics of fluorinated thin $ZrO_2$ film for nonvolatile memory applications," Appl. Phys. Lett. $^{104}$ , $^{162905}$ (2014). - <sup>32</sup>I. I. Kurkina, I. V. Antonova, N. A. Nebogatikova, A. N. Kapitonov, and S. A. Smagulova, "Resistive switching effect and traps in partially fluorinated graphene films," J. Phys. D Appl. Phys. 49, 095303 (2016). <sup>33</sup>H. Cho, S. Dae Kim, T.-H. Han, I. Song, J.-W. Byun, Y.-H. Kim, S. Kwon, - <sup>33</sup>H. Cho, S. Dae Kim, T.-H. Han, I. Song, J.-W. Byun, Y.-H. Kim, S. Kwon, S. H. Bae, H. C. Choi, J. H. Ahn, and T. W. Lee, "Improvement of work function and hole injection efficiency of graphene anode using CHF<sub>3</sub> plasma treatment," 2D Mater. 2, 014002 (2015). - <sup>34</sup>O. Leenaerts, B. Partoens, F. M. Peeters, A. Volodin, and C. Van Haesendonck, "The work function of few-layer graphene," J. Phys. Condens. Matter **29**, 035003 (2017). - **35**T. Fidanova, S. Petrov, B. Napoleonov, V. Marinova, D. Petrova, P. Rafailov *et al.*, "Single and multilayer graphene grown by CVD technique: Characterization for electro-optical applications," AIP Conf. Proc. **2075**, 020017 (2010) - <sup>36</sup>K.-I. Ho, C.-H. Huang, J.-H. Liao, W. Zhang, L.-J. Li, C.-S. Lai et al., "Fluorinated graphene as high performance dielectric materials and the applications for graphene nanoelectronics," Sci. Rep. 4, 5893 (2014). - <sup>37</sup>D. Pierucci, H. Henck, C. H. Naylor, H. Sediri, E. Lhuillier, A. Balan, J. E. Rault, Y. J. Dappe, F. Bertran, P. Le Fevre, A. T. C. Johnson, and A. Ouerghi, "Large area molybdenum disulphide-epitaxial graphene vertical Van der Waals heterostructures," Sci. Rep. 6, 26656 (2016). - <sup>38</sup>N. A. Lanzillo, A. Glen Birdwell, M. Amani, F. J. Crowne, P. B. Shah, S. Najmaei, Z. Liu, P. M. Ajayan, J. Lou, M. Dubey, S. K. Nayak, and T. P. O. Regan, "Temperature-dependent phonon shifts in monolayer MoS<sub>2</sub>," Appl. Phys. Lett. **103**, 093102 (2013). - Appl. Phys. Lett. 103, 093102 (2015). <sup>39</sup>Y. Xi, M. I. Serna, L. Cheng, Y. Gao, M. Baniasadi, R. Rodriguez-Davila, J. Kim, M. A. Quevedo-Lopez, and M. M. Jolandan, "Fabrication of MoS<sub>2</sub> thin film transistors via selective-area solution deposition methods," J. Mater. Chem. C 3, 3842–3847 (2015). - $^{40}\text{W}.$ Park, J. Baik, T.-Y. Kim, K. Cho, W.-K. Hong, H.-J. Shin, and T. Lee, "Photoelectron spectroscopic imaging and device applications of large-area patternable single-layer MoS $_2$ synthesized by chemical vapor deposition," ACS Nano 8, 4961–4968 (2014). - <sup>41</sup>D. C. Hays, B. P. Gila, S. J. Pearton, and F. Ren, "Energy band offsets of dielectrics on InGaZnO<sub>4</sub>," Appl. Phys. Rev. 4, 021301 (2017). - <sup>42</sup>K.-I. Ho, M. Boutchich, C.-Y. Su, R. Moreddu, E. S. R. Marianathan, L. Montes, and C. S. Lai, "A self-aligned high-mobility graphene transistor: Decoupling the channel with fluorographene to reduce scattering," Adv. Mater. 27, 6519–6525 (2015). - <sup>43</sup>D. J. Late, B. Liu, H. S. S. R. Matte, V. P. Dravid, and C. N. R. Rao, "Hysteresis in single-layer MoS<sub>2</sub> field effect transistors," ACS Nano **6**, 5635 (2012). - <sup>44</sup>Y. T. Lee, J. Lee, H. Ju, J. A. Lim, Y. Yi, W. K. Choi, D. K. Hwang, and S. Im, "Nonvolatile charge injection memory based on black phosphorous 2D nanosheets for charge trapping and active channel layers," Adv. Funct. Mater. 26, 5701–5707 (2016). - <sup>45</sup>Q. Feng, F. Yan, W. Luo, and K. Wang, "Charge trap memory based on few-layer black phosphorus," Nanoscale 8, 2686–2692 (2016). - <sup>46</sup>D. Pierucci, H. Henck, J. Avila, A. Balan, C. H. Naylor, G. Patriarche *et al.*, "Band alignment and minigaps in monolayer MoS<sub>2</sub>-graphene Van der Waals heterostructures," Nano Lett. 16, 4054–4061 (2016). <sup>47</sup>R. R. Nair, W. Ren, R. Jalil, I. Riaz, V. G. Kravets, L. Britnell *et al.*, - <sup>47</sup>R. R. Nair, W. Ren, R. Jalil, I. Riaz, V. G. Kravets, L. Britnell *et al.*, "Fluorographene: A two-dimensional counterpart of teflon," Small **6**, 2877–2884 (2010). - <sup>48</sup>K. Tse and J. Robertson, "Work function control at metal high-dielectric-constant gate oxide interfaces," Microelectron. Eng. 85, 9–14 (2008). - <sup>49</sup>M. Boutchich, D. S. Golubovic, N. Akil, and M. van Duuren, "Evaluation of layered tunnel barrier charge trapping devices for embedded non-volatile memories," Microelectr. Eng. **87**, 41–46 (2010). - 50H. Sediri, D. Pierucci, M. Hajlaoui, H. Henck, G. Patriarche, Y. J. Dappe, S. Yuan, B. Toury, R. Belkhou, M. G. Silly, F. Sirotti, M. Boutchich, and A. Ouerghi, "Atomically sharp interface in an h-BN-epitaxial graphene Van der Waals heterostructure," Sci. Rep. 5, 16465 (2015). - <sup>51</sup>D. Chu, D. U. Lee, K. S. Lee, S. Pak, and E. Kim, "Toward negligible charge loss in charge injection memories based on vertically integrated 2D heterostructures," Nano Res. 9, 2319 (2016).